A scalable circuit is designed to provide control signals for local and global operation of surface quantum error correction codes through a modular design of tiered switches controlled by demultiplexers. Critical power, performance, and area (PPA) merits are reported through a TSMC 65 nm technology implementation. The proposed design is an important step toward the implementation of scalable solid-state quantum processors with integrated cryo-electronics.